加勒比久久综合,国产精品伦一区二区,66精品视频在线观看,一区二区电影

合肥生活安徽新聞合肥交通合肥房產(chǎn)生活服務合肥教育合肥招聘合肥旅游文化藝術(shù)合肥美食合肥地圖合肥社保合肥醫(yī)院企業(yè)服務合肥法律

CSC3050代做、Java/Python編程代寫
CSC3050代做、Java/Python編程代寫

時間:2025-03-22  來源:合肥網(wǎng)hfw.cc  作者:hfw.cc 我要糾錯



CSC3050 Project 3: RISC-V Simulator
1 Background
Efficient execution of instructions in a RISC-V pipeline relies on avoiding data hazards, where an instruction
depends on the result of a previous instruction that has not yet completed. Data hazards can cause stalls,
reducing the efficiency of the processor. To mitigate these hazards, instruction reordering and specialized fused
operations like fmadd (fused multiply-add) can be utilized.
This assignment has two parts:
• Implementing the fmadd Instruction In this part, you will implement the fused multiply-add (fmadd)
instruction, which performs a multiplication followed by an addition in a single step. This reduces
the number of instructions executed and can eliminate certain data hazards, leading to more efficient
computation.
• Reordering Instructions to Avoid Data Hazards You will be given a sequence of RISC-V instruc tions (add/mul) that suffer from data hazards. Your task will be to rearrange them while maintaining
correctness. This exercise will help you understand the importance of instruction scheduling in hazard
mitigation and performance optimization.
By completing this assignment, you will gain some basic hands-on experience with hazard avoidance
strategies in RISC-V, while learning how fmadd can be used to optimize multiplication-addition sequences and
how instruction reordering can improve pipeline execution efficiency.
2 RISC-V GNU Toolchain
RISC-V GNU Toolchain is already in your Docker, so you do not need to download it from the official link.
But we highly suggest that you open the official link and read the README.
To set up the RISC-V development environment, you need to compile and install the RISC-V GNU toolchain.
This toolchain supports the RISC-V 32I instruction set with M extension (integer multiplication and division),
based on the RISC-V Specification 2.2. Follow these steps to configure and compile the toolchain:
Create a build directory, configure the toolchain, and compile it with the following commands:
mkdir build; cd build
../configure --with-arch=rv32im --enable-multilib --prefix=/path/to/riscv32i
make -j$(nproc)
3 A Simple RISC-V64I Simulator
We use a modified version of Hao He‘s simulator. You can find the modified repository:
1
It is a simple RISC-V Emulator suppprting user mode RV64I instruction set, from PKU Computer Architecture
Labs, Spring 2019.
3.1 Compile
mkdir build
cd build
cmake ..
make
3.2 Usage
./Simulator riscv-elf-file-name [-v] [-s] [-d] [-b strategy]
3.3 Parameters
• -v for verbose output, can redirect output to file for further analysis.
• -s for single step execution, often used in combination with -v.
• -d for creating memory and register history dump in dump.txt.
• -b for branch prediction strategy (default BTFNT), accepted parameters are AT, NT, BTFNT, and BPB.
– AT: Always Taken
– NT: Always Not Taken
– BTFNT: Back Taken Forward Not Taken
– BPB: Branch Prediction Buffer (2-bit history information)
4 Part I: RISC-V32I Simulator
The first task in this assignment is to change the RISC-V64I simulator to be RISC-V32I simulator. This is an
easy job, but we suggest that you carefully read the code and know the logical structure of the simulator.
You can re-compile the sample test cases to test your RISC-V32I simulator. Take quicksort as an example:
riscv32-unknown-elf-gcc -march=rv32i \
test/quicksort.c test/lib.c -o riscv-elf/quicksort.riscv
You can change -march=rv32i to -march=rv32imf for the remain part of the assignment.
5 Part I: Fused Instructions
The fused instruction is part of the RISC-V ISA’s F (single-precision floating-point) and D (double-precision
floating-point) extensions. These extensions provide support for floating-point arithmetic operations. In this
project, you only need to implement the integer version.
2
Take fmadd.s instruction as an example.
This instruction performs a fused multiply-add operation for floating-point numbers, which means it computes
the product of two floating-point numbers and then adds a third floating-point number to the result, all in a
single instruction. Obviously, this operation is beneficial for both performance and precision, as it reduces the
number of rounding errors compared to performing the multiplication and addition separately.
In this assignment, you are required to implement the fused instruction for integer type. We used the same
format as the standard RISCV R4 instruction. We used the reserved custom opcode 0x0B as our opcode.
Inst Name funct2 funct3 Description
fmadd.i Fused Mul-Add 0x0 0x0 rd = rs1 * rs2 + rs3
fmadd.u Unsigned Fused Mul-Add 0x1 0x0 rd = rs1 * rs2 + rs3
fmsub.i Fused Mul-Sub 0x2 0x0 rd = rs1 * rs2 - rs3
fmsub.u Unsigned Fused Mul-Sub 0x3 0x0 rd = rs1 * rs2 - rs3
fmnadd.i Fused Neg Mul-Add 0x0 0x1 rd = -rs1 * rs2 + rs3
fnmsub.i Fused Neg Mul-Sub 0x1 0x1 rd = -rs1 * rs2 - rs3
5.1 R4 Instruction
R4 instructions, as in Figure 1, involve four registers (rs1, rs2, rs3, rd), which is different from those you are
familiar with. To use standard R4 format, you need to add F-extension when compiling. In other words you
should use -march=rv32if but NOT change the compiling commands of RISC-V GNU Toolchain. (Again,
we are not using floating-points.)
Figure 1: R4 format
5.2 Cycle counts
The fused instruction needs more cycles to process, so we define that our fused instruction needs 3 more
cycles to execute. Specifically, the number of cycles required to complete this instruction is +3 compared to
standard instructions. The mul instruction also incurs an additional 3 cycles, making fmadd more efficient in
terms of cycle count.
Suppose add instruction takes 5 cycles to complete, then we have:
add(1) + mul(3) = 4 > fmadd(3)
5.3 Other Important Information
We also provide some basic test cases for reference. Please refer to the README and /test-fused under
the root of the project.
Also, you can try to compare the number of cycles between fused instructions and basic mul and add instruc tions.
3
6 Part I: Disable Data Forwarding
Add an option -x to disable data forwarding.
You can modify the logical of parsing arguments in the method parseParmeters in MainCache.cpp.
7 Part II: Introduction
In this part of the assignment, you will analyze a given sequence of RISC-V instructions that suffer from data
hazards. (With forwarding turned off) Your task is to rearrange these instructions while maintaining correct ness, ensuring that the processor pipeline executes efficiently. Then, you should be able to further optimize it
by substituting add/mul operations with fmadd operations. By strategically reordering instructions, you will
learn how to reduce stalls, improve instruction throughput, and optimize execution flow in a pipelined RISC-V
architecture.
8 Part II: Rearrange
In the part2.s file, you will find a RISC-V program that contains several data hazards affecting pipeline
efficiency. Your task is to rearrange the instructions to minimize stalls while ensuring the program produces
the same output as the original. You should start by reviewing and running part2.s in the simulator to
understand its functionality and identify potential improvements. Your optimized version should preserve
correctness while reducing the number of stalled cycles. Grading will be based on both correctness and
execution efficiency (fewer cycles due to reduced hazards). Name your result with part2 p2.s
9 Part II: Using fmadd.i
After optimizing part2.s, you may identify opportunities to replace certain instruction sequences with the more
efficient fmadd.i instruction (based on either part2.s or part2 p2.s). The final optimized file, part2 p3.s,
should produce the same output as both part2.s and part2 p2.s while improving execution efficiency. Since
fmadd.i combines multiplication and addition into a single operation, the total cycle count should be further
reduced. Grading will be based on both correctness and execution efficiency. Name your optimized file
part2 p3.s before submission.
10 Grading Criteria
The maximum score you can get for this lab is 100 points, and it is composed by the following components:
• Part 1 correctness of implementation 55 pts
• Part 2 correctness of part2 p2.s 20 pts
• Part 2 efficiency of part2 p2.s 20 pts
• A short report about anything you have learn in this project 5 pts
• Part 2 correctness of part2 p3.s Extra Credit 1 pts
• Part 2 efficiency of part2 p3.s Extra Credit 1 pts
4
11 Submission
You should make sure your code compiles and runs. Then, it should be compressed into a .zip file and
submitted to BlackBoard. Any necessary instructions to compile and run your code should also be doc umented and included. Finally, you are also required to include a report containing the results of your test
case execution.


請加QQ:99515681  郵箱:99515681@qq.com   WX:codinghelp

掃一掃在手機打開當前頁
  • 上一篇:46-886 Machine Learning Fundamentals
  • 下一篇:代寫MATH3030、代做c/c++,Java程序
  • 無相關(guān)信息
    合肥生活資訊

    合肥圖文信息
    2025年10月份更新拼多多改銷助手小象助手多多出評軟件
    2025年10月份更新拼多多改銷助手小象助手多
    有限元分析 CAE仿真分析服務-企業(yè)/產(chǎn)品研發(fā)/客戶要求/設計優(yōu)化
    有限元分析 CAE仿真分析服務-企業(yè)/產(chǎn)品研發(fā)
    急尋熱仿真分析?代做熱仿真服務+熱設計優(yōu)化
    急尋熱仿真分析?代做熱仿真服務+熱設計優(yōu)化
    出評 開團工具
    出評 開團工具
    挖掘機濾芯提升發(fā)動機性能
    挖掘機濾芯提升發(fā)動機性能
    海信羅馬假日洗衣機亮相AWE  復古美學與現(xiàn)代科技完美結(jié)合
    海信羅馬假日洗衣機亮相AWE 復古美學與現(xiàn)代
    合肥機場巴士4號線
    合肥機場巴士4號線
    合肥機場巴士3號線
    合肥機場巴士3號線
  • 短信驗證碼 目錄網(wǎng) 排行網(wǎng)

    關(guān)于我們 | 打賞支持 | 廣告服務 | 聯(lián)系我們 | 網(wǎng)站地圖 | 免責聲明 | 幫助中心 | 友情鏈接 |

    Copyright © 2025 hfw.cc Inc. All Rights Reserved. 合肥網(wǎng) 版權(quán)所有
    ICP備06013414號-3 公安備 42010502001045

    另类中文字幕网| 国产午夜久久av| 亚洲小说区图片区| 在线观看一区| 亚洲免费在线| 日韩精品成人在线观看| 视频一区免费在线观看| 综合欧美亚洲| 日韩福利视频网| 日韩精品一级二级 | 水蜜桃精品av一区二区| www.神马久久| 日韩精品欧美精品| 亚洲欧美日韩国产一区二区| 午夜日韩影院| 亚洲国产美女| 国产夫妻在线| 亚欧美无遮挡hd高清在线视频| 国产日韩欧美一区二区三区| 国产v日韩v欧美v| 亚洲成人精品| 日韩在线你懂的| 一区二区三区福利| 免费观看久久久4p| 亚洲电影成人| 国产视频一区二区在线播放| 亚洲成人av观看| 丝袜亚洲精品中文字幕一区| 欧美综合自拍| 日韩美女国产精品| 欧美一级一区| 日韩在线理论| 亚洲欧美色图| 精品素人av| 日韩av午夜在线观看| 欧美国产精品| 精品久久毛片| 欧美第一视频| 视频一区视频二区中文字幕| 91久久电影| 成人综合一区| 中文字幕亚洲在线观看| 99久久99九九99九九九| 一级成人国产| 天堂av中文在线观看| 蜜臀av性久久久久av蜜臀妖精 | 久久要要av| 国产精品qvod| 一区二区三区四区视频免费观看| 亚洲我射av| 日本美女一区二区三区| 手机av在线| 蜜臀av性久久久久蜜臀aⅴ| 香蕉久久网站| 免费观看不卡av| 999国产精品永久免费视频app| 久久丁香四色| 久久99久久人婷婷精品综合 | 在线一区av| 免费观看久久久4p| 亚洲一区国产一区| 亚洲黄色在线| 亚洲欧美日韩国产一区二区| 午夜久久tv| 狠狠入ady亚洲精品经典电影| 久久精品九九| 久草精品视频| 日韩精品一区二区三区中文在线| 日韩成人动漫在线观看| 亚洲精品中文字幕99999| 国产欧美另类| 亚洲免费福利一区| 久久免费福利| av一级亚洲| 色天天色综合| 亚洲性视频h| 亚洲欧洲一区二区天堂久久| 美女少妇全过程你懂的久久| 天天操夜夜操国产精品| 亚洲精品91| 国产精品丝袜xxxxxxx| 亚洲一区二区毛片| 日本久久综合| 国产综合色区在线观看| 激情中国色综合| 日韩美女在线| 亚洲全部视频| 亚洲电影一级片| 亚洲午夜免费| 久久国产精品成人免费观看的软件| 精品视频久久| 好吊日精品视频 | 96视频在线观看欧美| 欧美禁忌电影网| 一区二区精彩视频| 99热国内精品| 亚洲福利免费| 久久av最新网址| 日韩精选视频| 亚洲精品系列| 亚洲免费观看高清完整版在线观| 欧美三级视频| 中国av一区| 国产成人精品一区二区三区视频 | 女人高潮被爽到呻吟在线观看| 日韩中文欧美| 日韩高清在线一区| 亚洲资源网站| 中文字幕中文字幕精品| aa级大片欧美三级| 99精品视频免费观看| 综合成人在线| 久久国产精品久久久久久电车 | 蜜桃久久久久久久| 麻豆视频一区二区| 国产精品xxx在线观看| 日韩成人a**站| 在线高清欧美| 亚洲成人日韩| 国产欧美一级| 久久精品影视| 日本欧美一区| 韩国女主播一区二区三区| 日韩一区欧美二区| 国产视频网站一区二区三区| 亚洲精品国产首次亮相| 亚洲视频二区| 久久精品道一区二区三区| 男人av在线播放| 国产女人18毛片水真多18精品| 免费在线成人网| 国产成人短视频在线观看| 亚洲精品成人影院| 日本aⅴ免费视频一区二区三区| 久久九九精品| 久久精品国产亚洲一区二区三区 | 欧洲大片精品免费永久看nba| 欧美精品一区二区三区精品| 欧美日韩视频免费看| 精品免费在线| 成人在线免费电影网站| 精品久久美女| 精品九九久久| 欧美福利视频| 久久亚洲道色| 亚洲主播在线| 美女精品一区最新中文字幕一区二区三区| 国产精品普通话对白| 国产精品一区二区三区av | 日韩精品1区2区3区| 91免费精品| 欧美三区视频| 久久精品久久99精品久久| 欧美一区二区性| 亚洲国产网站| 久久亚洲欧洲| 中文字幕一区日韩精品| 亚洲四虎影院| jiujiure精品视频播放| 亚洲天堂网站| 韩国成人二区| 999久久久国产精品| 亚洲国产一区二区精品专区| 亚洲专区一区二区三区| 日韩一区二区三区精品| 日韩高清中文字幕一区二区| 在线日韩视频| 国产一区二区区别| 桃色一区二区| 欧美综合在线视频观看| 超碰国产精品一区二页| 六月婷婷综合| 国产综合欧美| 啪啪亚洲精品| 成人亚洲视频| 午夜一区在线| 精品视频免费| 91精品国产一区二区在线观看| 成年男女免费视频网站不卡| 欧美a大片欧美片| av日韩一区| 日本国产欧美| 免费日韩精品中文字幕视频在线| 亚洲成人黄色| 欧美精品aa| 99只有精品| 久久福利一区| 999国产精品| 日本亚洲免费观看| 欧美亚洲网站| 国产一二三在线| 狠狠噜噜久久| 国产劲爆久久| 国内黄色精品| 日韩精品亚洲一区| 三级中文字幕在线观看| 好看的亚洲午夜视频在线| 欧美色综合网| 国产一区二区在线观| 国产亚洲欧美日韩精品一区二区三区|