加勒比久久综合,国产精品伦一区二区,66精品视频在线观看,一区二区电影

合肥生活安徽新聞合肥交通合肥房產生活服務合肥教育合肥招聘合肥旅游文化藝術合肥美食合肥地圖合肥社保合肥醫院企業服務合肥法律

代寫CS 2410 Computer Architecture

時間:2024-03-24  來源:合肥網hfw.cc  作者:hfw.cc 我要糾錯



CS 2410 Computer Architecture
Spring 2024
Course Project
Distributed: Feb 19th, 2024
Due: 11:59pm April 22
nd, 2024
Introduction:
This is a single-person project.
You are allowed and encouraged to discuss the project with your classmates, but no sharing of
the project source code and report. Please list your discussion peers, if any, in your report
submission.
One benefit of a dynamically scheduled processor is its ability to tolerate changes in latency or
issue capability in out of order speculative processors.
The purpose of this project is to evaluate this effect of different architecture parameters on a CPU
design by simulating a modified (and simplified) version of the PowerPc 604 and 620 architectures.
We will assume a **-bit architecture that executes a subset of the RISC V ISA which consists of
the following 10 instructions: fld, fsd, add, addi, slt, fadd, fsub, fmul, fdiv, bne. See Appendix A
in the textbook for instructions’ syntax and semantics.
Your simulator should take an input file as a command line input. This input file, for example,
prog.dat, will contain a RISC V assembly language program (code segment). Each line in the input
file is a RISC V instruction from the aforementioned 10 instructions. Your simulator should read
this input file, recognize the instructions, recognize the different fields of the instructions, and
simulate their execution on the architecture described below in this handout. Your will have to
implement the functional+timing simulator.
Please read the following a-g carefully before you start constructing your simulator.
The simulated architecture is a speculative, multi-issue, out of order CPU where:
(Assuming your first instruction resides in the memory location (byte address) 0x00000hex. That
is, the address for the first instruction is 0x00000hex. PC+4 points to next instruction).
a. The fetch unit fetches up to NF=4 instructions every cycle (i.e., issue width is 4).
b. A 2-bit dynamic branch predictor (initialized to predict weakly taken(t)) with 16-entry branch
target buffer (BTB) is used. It hashes the address of a branch, L, to an entry in the BTB using bits
7-4 of L.
c. The decode unit decodes (in a separate cycle) the instructions fetched by the fetch unit and stores
the decoded instructions in an instruction queue which can hold up to NI=16 instructions.
d. Up to NW=4 instructions can be issued every clock cycle to reservation stations. The
architecture has the following functional units with the shown latencies and number of reservation
stations.
Unit Latency (cycles) for operation Reservation
stations
Instructions executing
on the unit
INT 1 (integer and logic operations) 4
add, addi,slt
Load/Store 1 for address calculation 2 load buffer +
2 store buffer
fld
fsd
FPadd 3 (pipelined FP add) 3 fadd, fsub
FPmult 4 (pipelined FP multiply) 3 fmul
FPdiv 8 (non-pipelined divide) 2 fdiv
BU 1 (condition and target evaluation) 2 bne
e. A circular reorder buffer (ROB) with NR=16 entries is used with NB=4 Common Data Busses
(CDB) connecting the WB stage and the ROB to the reservation stations and the register file. You
have to design the policy to resolve contention between the ROB and the WB stage on the CDB
busses.
f. You need to perform register renaming to eliminate the false dependences in the decode stage.
Assuming we have a total of ** physical registers (p0, p1, p2, …p31). You will need to implement
a mapping table and a free list of the physical register as we discussed in class. Also, assuming
that all of the physical registers can be used by either integer or floating point instructions.
g. A dedicated/separate ALU is used for the effective address calculation in the branch unit (BU)
and simultaneously, a special hardware is used to evaluate the branch condition. Also, a
dedicated/separate ALU is used for the effective address calculation in the load/store unit. You
will also need to implement forwarding in your simulation design.
The simulator should be parameterized so that one can experiment with different values of NF, NI,
NW, NR and NB (either through command line arguments or reading a configuration file). To
simplify the simulation, we will assume that the instruction cache line contains NF instructions
and that the entire program fits in the instruction cache (i.e., it always takes one cycle to read a
cache line). Also, the data cache (single ported) is very large so that writing or reading a word into
the data cache always takes one cycle (i.e., eliminating the cache effect in memory accesses).
Your simulation should keep statistics about the number of execution cycles, the number of times
computations has stalled because 1) the reservation stations of a given unit are occupied, 2) the
reorder buffers are full. You should also keep track of the utilization of the CDB busses. This may
help identify the bottlenecks of the architecture.
You simulation should be both functional and timing correct. For functional, we check the register
and memory contents. For timing, we check the execution cycles.
Comparative analysis:
After running the benchmarks with the parameters specified above, perform the
following analysis:
1) Study the effect of changing the issue and commit width to 2. That is setting
NW=NB=2 rather than 4.
2) Study the effect of changing the fetch/decode width. That is setting NF = 2 rather than 4.
3) Study the effect of changing the NI to 4 instead of 16.
4) Study the effect of changing the number of reorder buffer entries. That is setting NR =
4, 8, and **
You need to provide the results and analysis in your project report.
Project language:
You can ONLY choose C/C++ (highly recommended) or Python to implement your project. No
other languages.
Test benchmark
Use the following as an initial benchmark (i.e. content of the input file prog.dat).
%All the registers have the initial value of 0.
%memory content in the form of address, value.
0, 111
8, 14
16, 5
24, 10
100, 2
108, 27
116, 3
124, 8
200, 12
addi R1, R0, 24
addi R2, R0, 124
fld F2, 200(R0)
loop: fld F0, 0(R1)
fmul F0, F0, F2
fld F4, 0(R2)
fadd F0, F0, F4
fsd F0, 0(R2)
addi R1, R1, -8
addi R2, R2, -8
bne R1,$0, loop
(Note that this is just a testbench for you to verify your design. Your submission should support
ALL the instructions listed in the table and you should verify and ensure the simulation
correctness for different programs that use those nine instructions. When you submit your code,
we will use more complicated programs (with multiple branches and all instructions in the table)
to test your submission).
Project submission:
You submission will include two parts: i) code package and ii) project report
1. Code package:
a. include all the source code files with code comments.
b. have a README file 1) with the instructions to compile your source code and 2) with
a description of your command line parameters/configurations and instructions of how
to run your simulator.
2. Project report
a. A figure with detailed text to describe the module design of your code. In your report,
you also need to mark and list the key data structures used in your code.
b. The results and analysis of Comparative analysis above
c. Your discussion peers and a brief summary of your discussion if any.
Project grading:
1. We will test the timing and function of your simulator using more complicated programs
consisting of the nine RISC V instructions.
2. We will ask you later to setup a demo to test your code correctness in a **on-1 fashion.
3. We will check your code design and credits are given to code structure, module design, and
code comments.
4. We will check your report for the design details and comparative analysis.
5. Refer to syllabus for Academic Integrity violation penalties.
Note that, any violation to the course integrity and any form of cheating and copying of
codes/report from the public will be reported to the department and integrity office.
Additional Note
For those who need to access departmental linux machines for the project, here is the information
log on into the linux machines
elements.cs.pitt.edu
For example, the command: ssh <username>@ elements.cs.pitt.edu
Note that you need first connect VPN in order to use these machines.
請加QQ:99515681  郵箱:99515681@qq.com   WX:codehelp 

掃一掃在手機打開當前頁
  • 上一篇:代寫INFO20003、代做SQL語言編程
  • 下一篇:菲律賓旅行證價格(補辦旅行證需要多少錢)
  • 無相關信息
    合肥生活資訊

    合肥圖文信息
    2025年10月份更新拼多多改銷助手小象助手多多出評軟件
    2025年10月份更新拼多多改銷助手小象助手多
    有限元分析 CAE仿真分析服務-企業/產品研發/客戶要求/設計優化
    有限元分析 CAE仿真分析服務-企業/產品研發
    急尋熱仿真分析?代做熱仿真服務+熱設計優化
    急尋熱仿真分析?代做熱仿真服務+熱設計優化
    出評 開團工具
    出評 開團工具
    挖掘機濾芯提升發動機性能
    挖掘機濾芯提升發動機性能
    海信羅馬假日洗衣機亮相AWE  復古美學與現代科技完美結合
    海信羅馬假日洗衣機亮相AWE 復古美學與現代
    合肥機場巴士4號線
    合肥機場巴士4號線
    合肥機場巴士3號線
    合肥機場巴士3號線
  • 短信驗證碼 目錄網 排行網

    關于我們 | 打賞支持 | 廣告服務 | 聯系我們 | 網站地圖 | 免責聲明 | 幫助中心 | 友情鏈接 |

    Copyright © 2025 hfw.cc Inc. All Rights Reserved. 合肥網 版權所有
    ICP備06013414號-3 公安備 42010502001045

    日韩系列在线| 日韩高清不卡一区| 欧美日韩中文字幕一区二区三区 | 国产欧美一区二区三区精品酒店| 福利片在线一区二区| 亚洲精品少妇| 亚洲成人不卡| 午夜亚洲福利在线老司机| 精品久久电影| 国产精品一区二区三区www| 亚洲精品成a人ⅴ香蕉片| 在线亚洲观看| 久久中文字幕二区| 7777精品| 国产欧美日韩精品一区二区三区| 九九久久国产| 高清不卡亚洲| 视频一区二区国产| 亚洲精品极品少妇16p| 亚洲综合色婷婷在线观看| 一区二区三区毛片免费| 欧美成人黄色| 成人看片网站| 吉吉日韩欧美| 成人在线电影在线观看视频| 亚洲精品91| 久久国产电影| 欧美福利在线播放网址导航| 日韩成人一级| 久久99国产成人小视频| 亚洲网色网站| 日本欧美大码aⅴ在线播放| 成人四虎影院| 精品捆绑调教一区二区三区| 黑人巨大精品| 国产盗摄——sm在线视频| 久久性色av| 老牛嫩草一区二区三区日本| 精品1区2区3区4区| 伊人情人综合网| 亚洲国产老妈| 午夜激情久久| 欧美日韩免费观看一区=区三区 | 欧美oldwomenvideos| 先锋影音久久久| 亚洲欧美高清| 视频在线观看一区| 美女尤物久久精品| 蜜桃视频一区二区| 欧美国产一级| 香蕉成人av| 99久久精品一区二区成人| 成人在线观看免费播放| 欧美成人家庭影院| 日本在线不卡视频一二三区| 麻豆精品视频在线观看视频| 亚洲精品激情| 国产精品嫩草影院在线看| 亚洲色图美女| 日韩av一级电影| 亚洲成av人片在线观看www| 国产精品jk白丝蜜臀av小说 | 好吊日精品视频| 久久99伊人| 黄在线观看免费网站ktv| 日韩国产网站| 美女视频网站久久| 91久久青草| 国产日韩中文在线中文字幕| 99国产精品免费网站| 久久精品国产清高在天天线| 国产电影一区二区在线观看| 伊人久久婷婷| av女在线播放| 一区二区高清| 亚州av日韩av| 久久精品福利| 一区福利视频| 色在线视频观看| 国产精品99精品一区二区三区∴| 麻豆免费看一区二区三区| 国语精品视频| 国内毛片久久| 999在线观看精品免费不卡网站| 久久国产精品久久w女人spa| yellow在线观看网址| 欧美一区=区三区| 高清精品久久| 福利片一区二区| 日韩视频在线一区二区三区| 免费日本视频一区| 97人人做人人爽香蕉精品| 91精品一久久香蕉国产线看观看| 911亚洲精品| 亚洲男女av一区二区| 日本不卡网站| 国内一区二区三区| 9999久久久久| 午夜综合激情| 美日韩一级片在线观看| 日本天堂一区| av亚洲免费| 免费成人在线电影| 国产精品一级在线观看| 少妇一区二区三区| 国产精品久久久久久久| 国产日韩亚洲| 凹凸av导航大全精品| 一本久道综合久久精品| 欧美日韩女优| 日韩高清三区| 国产偷自视频区视频一区二区| 日韩一区精品| 精品国产鲁一鲁****| 国产精品视频| 日本视频在线一区| 精品色999| 乱人伦视频在线| 国产精品一区二区精品| 韩日一区二区三区| 777午夜精品电影免费看| 精品国产亚洲一区二区三区大结局| 亚洲午夜一区| 成人四虎影院| 国产精品调教| 美女av在线免费看| 亚洲国产合集| 视频一区中文字幕| 亚洲欧美久久精品| 欧美日韩三级电影在线| 久久精品人人| 久久五月天小说| 成人h在线观看| 999国产精品一区| www.youjizz.com在线| 亚洲性视频大全| 亚洲一区区二区| 亚洲午夜剧场| 99在线|亚洲一区二区| 国产精品porn| 亚洲免费黄色| 国产成人精品一区二区免费看京| 黄色欧美成人| 国产精品18| 免费看亚洲片| 婷婷精品在线观看| 欧美激情777| 一区二区三区高清在线观看| 麻豆视频在线看| 一区二区亚洲视频| 蜜桃麻豆影像在线观看| 国产毛片久久久| 99蜜月精品久久91| 91精品婷婷色在线观看| 久久影院亚洲| 性欧美69xoxoxoxo| 欧美区一区二| 国产亚洲网站| 日本高清精品| 日韩欧美视频| 99久久视频| 午夜亚洲福利| 丝袜诱惑亚洲看片| 日本一区二区三区视频在线看 | 九色porny自拍视频在线观看| 日韩欧美中文字幕一区二区三区| 热三久草你在线| 久久久久国产一区二区| 日韩国产精品久久久久久亚洲| 欧美日韩精品| 日韩成人午夜精品| 蜜桃精品在线| 女人天堂亚洲aⅴ在线观看| 国际精品欧美精品| 亚洲mmav| 中文精品在线| 中文字幕日韩高清在线| 久久国产生活片100| 亚洲美女网站| 亚洲一级大片| 日韩国产欧美视频| 蜜桃一区二区三区在线| 精品国产网站 | 日韩电影在线观看网站| 亚洲成人不卡| 亚洲免费中文| 秋霞欧美视频| aa亚洲一区一区三区| 另类中文字幕国产精品| 免费观看不卡av| 激情视频亚洲| 你懂的亚洲视频| 亚洲成a人片| 亚洲女同在线| 久久激情中文| 希岛爱理av免费一区二区| 国产精品永久| 黄在线观看免费网站ktv| 激情欧美一区二区三区| 日韩精品一级|